

# HT48RA5/HT48CA5 Remote Type 8-Bit MCU

#### **Technical Document**

- Tools Information
- FAQs
- Application Note
  - HA0016E Writing and Reading to the HT24 EEPROM with the HT48 MCU Series
  - HA0018E Controlling the HT1621 LCD Controller with the HT48 MCU Series
  - HA0041E Using the HT48CA0 to Generate the HT6221 Output Signals
  - HA0075E MCU Reset and Oscillator Circuits Application Note
  - HA0076E HT48RAx/HT48CAx Software Application Note
  - HA0082E HT48xA0-1 and HT48xA0-2 Power-on Reset Timing

#### **Features**

- Operating voltage: 2.0V~5.5V
- 23 bidirectional I/O lines (max.)
- 1 interrupt input shared with an I/O line
- 8-bit programmable timer/event counter with overflow interrupt and 8-stage prescaler (TMR0)
- 16-bit programmable timer/event counter and overflow interrupts (TMR1)
- · On-chip crystal and RC oscillator
- Watchdog Timer
- 40K×16 program memory (8K×16 bits×5 banks)
- 224×8 data memory RAM
- PFD supported

- HALT function and wake-up feature reduce power consumption
- 8-level subroutine nesting
- Up to  $1\mu s$  instruction cycle with 4MHz system clock at  $V_{DD}{=}3V$
- · Bit manipulation instruction
- 16-bit table read instruction
- 63 powerful instructions
- · All instructions in one or two machine cycles
- · Low voltage reset function
- 28-pin SOP/SSOP (209mil) package

### **General Description**

The HT48RA5/HT48CA5 are 8-bit high performance, RISC architecture microcontroller devices specifically designed for multiple I/O control product applications. The data ROM can be used to store remote control codes. The mask version HT48CA5 is fully pin and functionally compatible with the OTP version HT48RA5 device.

The advantages of low power consumption, I/O flexibility, timer functions, oscillator options, watchdog timer, programmable frequency divider, HALT and wake-up functions, as well as low cost, enhance the versatility of these devices to suit a wide range of application possibilities such as industrial control, consumer products, subsystem controllers, and particularly suitable for use in products such as universal remote controller (URC).



### **Block Diagram**



### **Pin Assignment**





### **Pin Description**

| Pin Name                        | I/O    | ROM Code<br>Option        | Description                                                                                                                                                                                                                                                                                                                                       |
|---------------------------------|--------|---------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| PA0~PA7                         | I/O    | Wake-up*<br>Pull-high***  | Bidirectional 8-bit input/output port. Each bit can be configured as a wake-up input by a option. Software instructions determine the CMOS output or Schmitt trigger input with/without pull-high resistor. The pull-high resistor of each input/output line is also optional.                                                                    |
| PB0/PFD<br>PB1~PB7              | I/O    | Pull-high**<br>PB0 or PFD | Bidirectional 8-bit input/output port. Software instructions determine the CMOS output or Schmitt trigger input with/without pull-high resistor. The pull-high resistor of each input/output line is also optional. The output mode of PB0 can be used as an internal PFD signal output and it can be used as a various frequency carrier signal. |
| PC0/TMR0<br>PC1~PC4<br>PC5/TMR1 | I/O    | Pull-high*                | Bidirectional 6-bit input/output port. Software instructions determine the CMOS output or Schmitt trigger input with/without pull-high resistor. The pull-high resistor of each input/output line is also optional. PC0 and PC5 are pin shared with TMR0 and TMR1 function pins.                                                                  |
| PF0/INT                         | I/O    | Pull-high*                | Bidirectional 1-bit input/output port. Software instructions determine the CMOS output or Schmitt trigger input with/without pull-high resistor. The pull-high resistor of this input/output line is also optional. PF0 is pin shared with the INT function pin.                                                                                  |
| OSC1<br>OSC2                    | I<br>0 | Crystal<br>or RC          | OSC1, OSC2 are connected to an RC network or Crystal (determined by option) for the internal system clock. In the case of RC operation, OSC2 is the output terminal for 1/4 system clock.                                                                                                                                                         |
| RES                             | ı      |                           | Schmitt trigger reset input, active low.                                                                                                                                                                                                                                                                                                          |
| VSS                             | _      | _                         | Negative power supply, ground                                                                                                                                                                                                                                                                                                                     |
| VDD                             | _      | _                         | Positive power supply                                                                                                                                                                                                                                                                                                                             |

Note: \* Bit option

\*\* Nibble option

\*\*\* Byte option

# **Absolute Maximum Ratings**

| Supply VoltageV <sub>SS</sub> -0.3V to V <sub>SS</sub> +6.0 | Storage Temperature50°C to 125°C  |
|-------------------------------------------------------------|-----------------------------------|
| Input VoltageV <sub>SS</sub> -0.3V to V <sub>DD</sub> +0.3  | Operating Temperature40°C to 85°C |
| I <sub>OL</sub> Total150m                                   | A I <sub>OH</sub> Total–100mA     |
| Total Power Dissipation500m\                                | 1                                 |

Note: These are stress ratings only. Stresses exceeding the range specified under "Absolute Maximum Ratings" may cause substantial damage to the device. Functional operation of this device at other conditions beyond those listed in the specification is not implied and prolonged exposure to extreme conditions may affect device reliability.

Rev. 1.40 3 May 22, 2009



# D.C. Characteristics

Ta=25°C

| 0                 | D                                          |          | Test Conditions                     |                    | _    |                    | 1114 |  |
|-------------------|--------------------------------------------|----------|-------------------------------------|--------------------|------|--------------------|------|--|
| Symbol            | Parameter                                  | $V_{DD}$ | Conditions                          | Min.               | Тур. | Max.               | Unit |  |
| $V_{DD}$          | Operating Voltage                          | _        | _                                   | 2.0                | _    | 5.5                | V    |  |
|                   | On another a Commont                       | 3V       | No lood f =4MUz                     | _                  | 0.6  | 1.5                | mA   |  |
| I <sub>DD1</sub>  | Operating Current                          | 5V       | No load, f <sub>SYS</sub> =4MHz     | _                  | 2    | 4                  | mA   |  |
| I <sub>DD2</sub>  | Operating Current<br>(Crystal OSC, RC OSC) | 5V       | No load, f <sub>SYS</sub> =8MHz     | _                  | 4    | 8                  | mA   |  |
|                   | Standby Current (WDT Enabled and           | 3V       | No load avetore HALT                | _                  | 1.1  | 5                  | μΑ   |  |
| I <sub>STB1</sub> | WDT RC OSC On)                             | 5V       | No load, system HALT                | _                  | 4    | 10                 | μΑ   |  |
|                   | Charadha Camarat (MDT Diaghlad)            | 3V       | No load avetore HALT                | _                  | 0.1  | 1                  | μΑ   |  |
| I <sub>STB2</sub> | Standby Current (WDT Disabled)             |          | No load, system HALT                | _                  | 0.2  | 2                  | μΑ   |  |
| V <sub>IL1</sub>  | Input Low Voltage for I/O Ports            | _        | _                                   | 0                  | _    | 0.3V <sub>DD</sub> | V    |  |
| V <sub>IH1</sub>  | Input High Voltage for I/O Ports           | _        | _                                   | 0.7V <sub>DD</sub> | _    | V <sub>DD</sub>    | V    |  |
| V <sub>IL2</sub>  | Input Low Voltage (RES)                    | _        | _                                   | 0                  | _    | 0.4V <sub>DD</sub> | V    |  |
| V <sub>IH2</sub>  | Input High Voltage (RES)                   | _        | _                                   | 0.9V <sub>DD</sub> | _    | V <sub>DD</sub>    | V    |  |
| V                 | Law Valtaga Dagat                          |          | LVR=2.0V                            | 1.8                | 1.9  | 2.0                | V    |  |
| V <sub>LVR</sub>  | Low Voltage Reset                          |          | LVR=3.0V                            | 2.7                | 3.0  | 3.3                | V    |  |
| I <sub>OL</sub>   | I/O Dout Sink Commont                      | 3V       | V <sub>OL</sub> =0.1V <sub>DD</sub> | 4                  | 8    | _                  | mA   |  |
| IOL               | I/O Port Sink Current                      |          | VOL-0.1VDD                          | 10                 | 20   | _                  | mA   |  |
| 1                 | I/O Port Source Current                    |          | V <sub>OH</sub> =0.9V <sub>DD</sub> | -2                 | -4   | _                  | mA   |  |
| I <sub>OH</sub>   |                                            |          | VOH-0.9 VDD                         | -5                 | -10  | _                  | mA   |  |
| В                 | Dull high Decistors                        | 3V       |                                     | 20                 | 60   | 100                | kΩ   |  |
| R <sub>PH</sub>   | Pull-high Resistance                       | 5V       | _                                   | 10                 | 30   | 50                 | kΩ   |  |



# A.C. Characteristics Ta=25°C

| 0                  | Dovometer                                      |          | Test Conditions                     | D.41 | _    | N4   | 11               |  |
|--------------------|------------------------------------------------|----------|-------------------------------------|------|------|------|------------------|--|
| Symbol             | Parameter                                      | $V_{DD}$ | Conditions                          | Min. | Тур. | Max. | Unit             |  |
| f                  | System Cleak (Christal OSC)                    | _        | 2.0V~5.5V                           | 400  | _    | 4000 | kHz              |  |
| f <sub>SYS1</sub>  | System Clock (Crystal OSC)                     | _        | 3.3V~5.5V                           | 400  | _    | 8000 | kHz              |  |
| f                  | Custom Clask (DC CCC)                          | _        | 2.0V~5.5V                           | 400  | _    | 4000 | kHz              |  |
| f <sub>SYS2</sub>  | System Clock (RC OSC)                          | _        | 3.3V~5.5V                           | 400  | _    | 8000 | kHz              |  |
| f                  | Timer I/P Frequency (TMR0/TMR1)                |          | F00/ d. t.                          | 0    | _    | 4000 | kHz              |  |
| f <sub>TIMER</sub> |                                                |          | 50% duty                            |      | _    | 8000 | kHz              |  |
|                    |                                                |          |                                     | 45   | 90   | 180  | μS               |  |
| twdtosc            | Watchdog Oscillator Period                     | 5V       |                                     | 32   | 65   | 130  | μS               |  |
| t                  | Watchdog Time-out Period                       | 3V       | Mithaut MDT proceeds                | 11   | 23   | 46   | ms               |  |
| t <sub>WDT1</sub>  | (WDT OSC)                                      | 5V       | Without WDT prescaler               | 8    | 17   | 33   | ms               |  |
| t <sub>WDT2</sub>  | Watchdog Time-out Period (f <sub>SYS</sub> /4) | _        | Without WDT prescaler               |      | 1024 |      | t <sub>SYS</sub> |  |
| t <sub>RES</sub>   | External Reset Low Pulse Width                 | _        | _                                   | 1    | _    | -    | μS               |  |
| t <sub>ssт</sub>   | System Start-up Timer Period                   | _        | Power-up reset or wake-up from HALT |      | 1024 | _    | t <sub>SYS</sub> |  |
| t <sub>LVR</sub>   | Low Voltage Width to Reset                     |          |                                     |      |      | _    | ms               |  |
| t <sub>INT</sub>   | Interrupt Pulse Width                          |          | _                                   | 1    |      |      | μS               |  |

Note: t<sub>SYS</sub>=1/(f<sub>SYS</sub>)

### **Power-on Reset Characteristics**

| 0                 | B                                                                       |                 | Test Conditions |      | Тур. | Max. | Unit |
|-------------------|-------------------------------------------------------------------------|-----------------|-----------------|------|------|------|------|
| Symbol            | Parameter                                                               | V <sub>DD</sub> | Conditions      | Min. |      |      |      |
| V <sub>POR</sub>  | VDD Start Voltage to Ensure<br>Power-on Reset                           |                 | _               | _    |      | 0    | mV   |
| RR <sub>VDD</sub> | VDD raising rate to Ensure<br>Power-on Reset                            | _               | _               | 0.05 | _    | _    | V/ms |
| t <sub>POR</sub>  | Minimum Time for VDD Stays at V <sub>POR</sub> to Ensure Power-on Reset | _               | _               | 200  | _    | _    | ms   |





#### **Functional Description**

#### **Execution Flow**

The system clock for the MCU is derived from either a crystal or an RC oscillator. The system clock is internally divided into four non-overlapping clocks. One instruction cycle consists of four system clock cycles.

Instruction fetching and execution are pipelined in such a way that a fetch takes an instruction cycle while decoding and execution takes the next instruction cycle. However, the pipelining scheme causes each instruction to effectively execute in a cycle. If an instruction changes the program counter, two cycles are required to complete the instruction.

#### **Program Counter - PC**

The program counter (PC) controls the sequence in which the instructions stored in the program ROM are executed and its contents specify a full range of program memory.

After accessing a program memory word to fetch an instruction code, the contents of the program counter are

incremented by one. The program counter then points to the memory word containing the next instruction code.

When executing a jump instruction, conditional skip execution, loading register, subroutine call or return from subroutine, initial reset, internal interrupt, external interrupt or return from interrupts, the PC manipulates the program transfer by loading the address corresponding to each instruction.

The conditional skip is activated by instructions. Once the condition is met, the next instruction, fetched during the current instruction execution, is discarded and a dummy cycle replaces it to get the proper instruction. Otherwise proceed to the next instruction.

The lower byte of the program counter (PCL) is a readable and writeable register (06H). Moving data into the PCL performs a short jump. The destination will be within the current program ROM page.

When a control transfer takes place, an additional dummy cycle is required.



#### **Execution Flow**

| Mada                           | Program Counter                          |    |    |    |    |    |    |    |    |
|--------------------------------|------------------------------------------|----|----|----|----|----|----|----|----|
| Mode                           | *15~*8                                   | *7 | *6 | *5 | *4 | *3 | *2 | *1 | *0 |
| Initial Reset                  | 00000000                                 | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  |
| External Interrupt             | 00000000                                 | 0  | 0  | 0  | 0  | 0  | 1  | 0  | 0  |
| Timer/Event Counter 0 Overflow | 00000000                                 | 0  | 0  | 0  | 0  | 1  | 0  | 0  | 0  |
| Timer/Event Counter 1 Overflow | 00000000                                 | 0  | 0  | 0  | 0  | 1  | 1  | 0  | 0  |
| Skip                           | *15~*13 (*12~*0+2)=(within-current bank) |    |    |    |    |    |    |    |    |
| Loading PCL                    | *15~*8                                   | @7 | @6 | @5 | @4 | @3 | @2 | @1 | @0 |
| Jump, Call Branch              | #15~#8                                   | #7 | #6 | #5 | #4 | #3 | #2 | #1 | #0 |
| Return (RET, RETI)             | S15~S8                                   | S7 | S6 | S5 | S4 | S3 | S2 | S1 | S0 |

#### **Program Counter**

Note: \*15~\*0: Program counter bits S15~S0: Stack register bits

#15~#0: Instruction code bits @7~@0: PCL bits

1 bank: 8K words



#### **Program Memory – ROM**

The program memory is used to store the program instructions which are to be executed. It also contains data, table, and interrupt entries, and is organized into 8192×16 bits×5 banks, addressed by the program counter and table pointer.

Certain locations in the program memory are reserved for special usage:

#### Location 000H

This area is reserved for program initialization. After chip reset, the program always begins execution at location 000H

#### Location 004H

This area is reserved for the external interrupt service program. If the  $\overline{\text{INT}}$  input pin is activated, the interrupt is enabled and the stack is not full, the program begins execution at location 004H.

#### Location 008H

This area is reserved for the Timer/Event Counter 0 interrupt service program. If a timer interrupt results from a Timer/Event Counter 0 overflow, and if the interrupt is enabled and the stack is not full, the program begins execution at location 008H .

#### Location 00CH

This location is reserved for the Timer/Event Counter 1 interrupt service program. If a timer interrupt results from a Timer/Event Counter 1 overflow, and the interrupt is enabled and the stack is not full, the program begins execution at location 00CH.

#### Table location

Any location in the program memory can be used as look-up tables. The instructions "TABRDC [m]" (page specified by TBHP) and "TABRDL [m]" (the last page) transfer the contents of the lower-order byte to the specified data memory, and the higher-order byte to TBLH (08H). The higher-order byte table pointer TBHP (1FH) and lower-order byte table pointer TBLP (07H) are read/write registers, which indicate the table locations. Before accessing the table, the location has to be placed in TBHP and TBLP. The TBLH is read only and cannot be restored. If the main routine and the ISR (interrupt service routine) both employ the table read instruction, the contents of TBLH in the main routine are likely to be changed by the table read instruction used in the ISR. Errors are thus brought about. Given this, using the table read instruction in the main routine and the ISR simultaneously should be avoided. However, if the table read instruction has to be applied in both main routine and the ISR, the in-



Note: n ranges from 0 to 9F

# Program Memory

terrupt(s) is supposed to be disabled prior to the table read instruction. It (They) will not be enabled until the TBLH in the main routine has been backup. All table related instructions require 2 cycles to complete the operation.

#### Stack Register - STACK

This is a special part of the memory which is used to save the contents of the program counter (PC) only. The stack is organized into 8 levels and is neither part of the data nor part of the program space, and is neither readable nor writeable. The activated level is indexed by the stack pointer (SP) and is neither readable nor writeable. At a subroutine call or interrupt acknowledge signal, the contents of the program counter are pushed onto the stack. At the end of a subroutine or an interrupt routine, signaled by a return instruction (RET or RETI), the program counter is restored to its previous value from the stack. After a chip reset, the SP will point to the top of the

If the stack is full and a non-masked interrupt takes place, the interrupt request flag will be recorded but the acknowledge signal will be inhibited. When the stack pointer is decremented (by RET or RETI), the interrupt will be serviced. This feature prevents stack overflow allowing the programmer to use the structure more easily. In a similar case, if the stack is full and a "CALL" is sub-

| In admiration | Table Location |    |    |    |    |    |    |    |    |  |
|---------------|----------------|----|----|----|----|----|----|----|----|--|
| Instruction   | *15~*8         | *7 | *6 | *5 | *4 | *3 | *2 | *1 | *0 |  |
| TABRDC [m]    | TBHP           | @7 | @6 | @5 | @4 | @3 | @2 | @1 | @0 |  |
| TABRDL [m]    | 10011111       | @7 | @6 | @5 | @4 | @3 | @2 | @1 | @0 |  |

**Table Location** 

Note: \*15~\*0: Table location bits @7~@0: Table pointer bits



sequently executed, stack overflow occurs and the first entry will be lost (only the most recent 8 return addresses are stored).

#### Data Memory - RAM

The data memory is designed with 250×8 bits. The data memory is divided into two functional groups: special function registers and general purpose data memory (224×8). Most are read/write, but some are read only.

The special function registers include the indirect addressing registers (R0;00H, R1;02H), bank pointer (BP;04H), Timer/Event Counter 0 (TMR0;0DH), Timer/Event Counter 0 control register (TMR0C;0EH), Timer/Event Counter 1 higher order byte register (TMR1H;0FH), Timer/Event Counter 1 lower order byte register (TMR1L;10H), Timer/Event Counter 1 control register (TMR1C;11H), program counter lower-order byte register (PCL;06H), memory pointer registers (MP0;01H, MP1;03H), accumulator (ACC;05H), table pointer (TBLP;07H, TBHP;1FH), table higher-order byte register (TBLH;08H), status register (STATUS; 0AH), interrupt control register (INTC;0BH), Watchdog Timer option setting register (WDTS;09H), I/O registers (PA;12H, PB;14H, PC;16H, PF;1CH), and I/O control registers (PAC;13H, PBC;15H, PCC;17H, PFC;1DH). The remaining space before the 20H is reserved for future expanded usage and reading these locations will get "00H". The general purpose data memory, addressed from 20H to FFH, is used for data and control information under instruction commands.

All of the data memory areas can handle arithmetic, logic, increment, decrement and rotate operations directly. Except for some dedicated bits, each bit in the data memory can be set and reset by "SET [m].i" and "CLR [m].i". They are also indirectly accessible through memory pointer registers (MP0 or MP1).

#### **Indirect Addressing Register**

Location 00H and 02H are indirect addressing registers that are not physically implemented. Any read/write operation of [00H] ([02H]) will access data memory pointed to by MP0 (MP1). Reading location 00H (02H) itself indirectly will return the result 00H. Writing indirectly results in no operation.

The memory pointer registers (MP0 and MP1) are 8-bit registers.

#### **Accumulator**

The accumulator is closely related to ALU operations. It is also mapped to location of the data memory and can carry out immediate data operations. The data movement between two data memory locations must pass through the accumulator.

|     |                                | _               |
|-----|--------------------------------|-----------------|
| 00H | Indirect Addressing Register 0 | $\Lambda$       |
| 01H | MP0                            | ]               |
| 02H | Indirect Addressing Register 1 | ]               |
| 03H | MP1                            |                 |
| 04H | BP                             | ]               |
| 05H | ACC                            | ]               |
| 06H | PCL                            | 11              |
| 07H | TBLP                           | ]               |
| 08H | TBLH                           | ]               |
| 09H | WDTS                           | 7               |
| 0AH | STATUS                         | 11              |
| 0BH | INTC                           | 1               |
| 0CH |                                | Special Purpose |
| 0DH | TMR0                           | DATA MEMORY     |
| 0EH | TMR0C                          | 1   5/1./1      |
| 0FH | TMR1H                          | 1               |
| 10H | TMR1L                          | 1               |
| 11H | TMR1C                          | 1               |
| 12H | PA                             | 1               |
| 13H | PAC                            | 1               |
| 14H | PB                             | 1               |
| 15H | PBC                            | 1               |
| 16H | PC                             | 1               |
| 17H | PCC                            | 1               |
| 18H |                                | 1               |
| 19H |                                | †               |
| 1AH |                                | : Unused        |
| 1BH |                                | 1   -           |
| 1CH | PF                             | Read as "00"    |
| 1DH | PFC                            | 1               |
| 1EH |                                | 1               |
| 1FH | TBHP                           |                 |
| 20H |                                | 1               |
|     |                                |                 |
|     | General Purpose                |                 |
|     | DATA MEMORY                    |                 |
|     | (224 Bytes)                    |                 |
|     |                                |                 |
| FFH |                                |                 |

**RAM Mapping** 

### Arithmetic and Logic Unit - ALU

This circuit performs 8-bit arithmetic and logic operations. The ALU provides the following functions:

- Arithmetic operations (ADD, ADC, SUB, SBC, DAA)
- Logic operations (AND, OR, XOR, CPL)
- Increment and decrement (INC, DEC)
- Rotation (RL, RR, RLC, RRC)
- Increment and Decrement (INC, DEC)
- Branch decision (SZ, SNZ, SIZ, SDZ ....)

The ALU not only saves the results of a data operation but also changes the status register.



#### Status Register - STATUS

This 8-bit register (0AH) contains the zero flag (Z), carry flag (C), auxiliary carry flag (AC), overflow flag (OV), power down flag (PDF), and watchdog time-out flag (TO). It also records the status information and controls the operation sequence.

With the exception of the TO and PDF flags, bits in the status register can be altered by instructions like most other registers. Any data written into the status register will not change the TO or PDF flag. In addition operations related to the status register may give different results from those intended. The TO flag can be affected only by system power-up, a WDT time-out or executing the "CLR WDT" or "HALT" instruction. The PDF flag can be affected only by executing the "HALT" or "CLR WDT" instruction or during a system power-up.

The Z, OV, AC and C flags generally reflect the status of the latest operations.

In addition, on entering the interrupt sequence or executing the subroutine call, the status register will not be pushed onto the stack automatically. If the contents of the status are important and if the subroutine can corrupt the status register, precautions must be taken to save it properly.

#### Interrupt

The device provides an external interrupt and internal timer/event counter interrupts. The Interrupt Control Register (INTC;0BH) contains the interrupt control bits to set the enable/disable and the interrupt request flags.

Once an interrupt subroutine is serviced, all the other interrupts will be blocked (by clearing the EMI bit). This scheme may prevent any further interrupt nesting. Other interrupt requests may occur during this interval but only the interrupt request flag is recorded. If a certain inter-

rupt requires servicing within the service routine, the EMI bit and the corresponding bit of the INTC may be set to allow interrupt nesting. If the stack is full, the interrupt request will not be acknowledged, even if the related interrupt is enabled, until the SP is decremented. If immediate service is desired, the stack must be prevented from becoming full.

All these kinds of interrupts have a wake-up capability. As an interrupt is serviced, a control transfer occurs by pushing the program counter onto the stack, followed by a branch to a subroutine at specified location in the program memory. Only the program counter is pushed onto the stack. If the contents of the register or status register (STATUS) are altered by the interrupt service program which corrupts the desired control sequence, the contents should be saved in advance.

External interrupts are triggered by a high to low transition of the  $\overline{\text{INT}}$  and the related interrupt request flag (EIF; bit 4 of INTC) will be set. When the interrupt is enabled, the stack is not full and the external interrupt is active, a subroutine call to location 04H will occur. The interrupt request flag (EIF) and EMI bits will be cleared to disable other interrupts.

The internal Timer/Event Counter 0 interrupt is initialized by setting the Timer/Event Counter 0 interrupt request flag (T0F; bit 5 of INTC), caused by a timer 0 overflow. When the interrupt is enabled, the stack is not full and the T0F bit is set, a subroutine call to location 08H will occur. The related interrupt request flag (T0F) will be reset and the EMI bit cleared to disable further interrupts.

The internal Timer/Even Counter 1 interrupt is initialized by setting the Timer/Event Counter 1 interrupt request flag (T1F;bit 6 of INTC), caused by a timer 1 overflow. When the interrupt is enabled, the stack is not full and the T1F is set, a subroutine call to location 0CH will occur. The related interrupt request flag (T1F) will be reset and the EMI bit cleared to disable further interrupts.

| Bit No. | Label | Function                                                                                                                                                                                                                       |
|---------|-------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 0       | С     | C is set if the operation results in a carry during an addition operation or if a borrow does not take place during a subtraction operation; otherwise C is cleared. C is also affected by a rotate through carry instruction. |
| 1       | AC    | AC is set if the operation results in a carry out of the low nibbles in addition or no borrow from the high nibble into the low nibble in subtraction; otherwise AC is cleared.                                                |
| 2       | Z     | Z is set if the result of an arithmetic or logic operation is zero; otherwise Z is cleared.                                                                                                                                    |
| 3       | OV    | OV is set if the operation results in a carry into the highest-order bit but not a carry out of the highest-order bit, or vice versa; otherwise OV is cleared.                                                                 |
| 4       | PDF   | PDF is cleared by system power-up or executing the "CLR WDT" instruction. PDF is set by executing the "HALT" instruction.                                                                                                      |
| 5       | то    | TO is cleared by system power-up or executing the "CLR WDT" or "HALT" instruction. TO is set by a WDT time-out.                                                                                                                |
| 6, 7    | _     | Unused bit, read as "0"                                                                                                                                                                                                        |

Status (0AH) Register



During the execution of an interrupt subroutine, other interrupt acknowledge signals are held until the "RETI" instruction is executed or the EMI bit and the related interrupt control bit are set to 1 (if the stack is not full). To return from the interrupt subroutine, "RET" or "RETI" may be invoked. RETI will set the EMI bit to enable an interrupt service, but RET will not.

Interrupts, occurring in the interval between the rising edges of two consecutive T2 pulses, will be serviced on the latter of the two T2 pulses, if the corresponding interrupts are enabled. In the case of simultaneous requests the following table shows the priority that is applied. These can be masked by resetting the EMI bit.

| Interrupt Source               | Priority | Vector |
|--------------------------------|----------|--------|
| External Interrupt             | 1        | 04H    |
| Timer/Event Counter 0 Overflow | 2        | 08H    |
| Timer/Event Counter 1 Overflow | 3        | 0CH    |

The Timer/Event Counter 0/1 interrupt request flag (T0F/T1F), external interrupt request flag (EIF), enable Timer/Event Counter 0/1 interrupt bit (ET0I/ET1I), enable external interrupt bit (EEI) and enable master interrupt bit (EMI) constitute an interrupt control register (INTC) which is located at 0BH in the data memory. EMI, EEI, ET0I and ET1I are used to control the enabling/disabling of interrupts. These bits prevent the requested interrupt from being serviced. Once the interrupt request flags (T0F, T1F, EIF) are set, they will remain in the INTC register until the interrupts are serviced or cleared by a software instruction.

It is recommended that a program does not use the "CALL subroutine" within the interrupt subroutine. Interrupts often occur in an unpredictable manner or need to be serviced immediately in some applications. If only one stack is left and enabling the interrupt is not well controlled, the original control sequence will be damaged once the "CALL" operates in the interrupt subroutine.

#### **Oscillator Configuration**

There are 2 oscillator circuits implemented in the microcontroller.



**System Oscillator** 

Both of them are designed for system clocks, namely the RC oscillator and the crystal oscillator, which are determined by options. No matter what oscillator type is selected, the signal provides the system clock. The HALT mode stops the system oscillator and resists the external signal to conserve power.

If an RC oscillator is used, an external resistor between OSC1 and VSS is required and the resistance should range from  $100k\Omega$  to  $820k\Omega.$  The system clock, divided by 4, is available on OSC2, which can be used to synchronize external logic. The internal RC oscillator provides the most cost effective solution. However, the frequency of oscillation may vary with VDD, temperatures and the chip itself due to process variations. It is, therefore, not suitable for timing sensitive operations where an accurate oscillator frequency is desired.

If the crystal oscillator is used, a crystal across OSC1 and OSC2 is needed to provide the feedback and phase shift required for the oscillator, and no other external components are demanded. Instead of a crystal, the resonator can also be connected between OSC1 and OSC2 to get a frequency reference, but two external capacitors in OSC1 and OSC2 are required.

The WDT oscillator is a free running on-chip RC oscillator, and no external components are required. Even if the system enters the power down mode, the system clock is stopped, but the WDT oscillator still works with a period of approximately  $90\mu s$ . The WDT oscillator can be disabled by ROM code option to conserve power.

| Bit No. | Label | Function                                                               |
|---------|-------|------------------------------------------------------------------------|
| 0       | EMI   | Controls the master (global) interrupt (1= enabled; 0= disabled)       |
| 1       | EEI   | Controls the external interrupt (1= enabled; 0= disabled)              |
| 2       | ET0I  | Controls the Timer/Event Counter 0 interrupt (1= enabled; 0= disabled) |
| 3       | ET1I  | Controls the Timer/Event Counter 1 interrupt (1= enabled; 0= disabled) |
| 4       | EIF   | External interrupt request flag (1= active; 0= inactive)               |
| 5       | T0F   | Internal Timer/Event Counter 0 request flag (1= active; 0= inactive)   |
| 6       | T1F   | Internal Timer/Event Counter 1 request flag (1= active; 0= inactive)   |
| 7       | _     | Unused bit, read as "0"                                                |

INTC (0BH) Register



#### Watchdog Timer - WDT

The WDT clock source is implemented by a dedicated RC oscillator (WDT oscillator), instruction clock (system clock divided by 4), determines the ROM code option. This timer is designed to prevent a software malfunction or sequence from jumping to an unknown location with unpredictable results. The Watchdog Timer can be disabled by ROM code option. If the Watchdog Timer is disabled, all the executions related to the WDT result in no operation.

Once the internal WDT oscillator (RC oscillator with a period of 90µs@3V normally) is selected, it is first divided by 256 (8-stage) to get the nominal time-out period of 23ms@3V. This time-out period may vary with temperatures, VDD and process variations. By invoking the WDT prescaler, longer time-out periods can be realized. Writing data to WS2, WS1, WS0 (bit 2,1,0 of the WDTS) can give different time-out periods. If WS2, WS1, and WS0 are all equal to 1, the division ratio is up to 1:128, and the maximum time-out period is 2.9s@3V seconds. If the WDT oscillator is disabled, the WDT clock may still come from the instruction clock and operates in the same manner except that in the HALT state the WDT may stop counting and lose its protecting purpose. In this situation the logic can only be restarted by external logic. The high nibble and bit 3 of the WDTS are reserved for user's defined flags, which can be used to indicate some specified status.

If the device operates in a noisy environment, using the on-chip RC oscillator (WDT OSC) is strongly recommended, since the HALT will stop the system clock.

| WS2 | WS1 | WS0 | Division Ratio |
|-----|-----|-----|----------------|
| 0   | 0   | 0   | 1:1            |
| 0   | 0   | 1   | 1:2            |
| 0   | 1   | 0   | 1:4            |
| 0   | 1   | 1   | 1:8            |
| 1   | 0   | 0   | 1:16           |
| 1   | 0   | 1   | 1:32           |
| 1   | 1   | 0   | 1:64           |
| 1   | 1   | 1   | 1:128          |

**WDTS Register** 

The WDT overflow under normal operation will initialize "chip reset" and set the status bit "TO". But in the HALT mode, the overflow will initialize a "warm reset" and only the program counter and SP are reset to zero. To clear the contents of WDT (including the WDT prescaler), three methods are adopted; external reset (a low level to RES), software instruction and a "HALT" instruction. The software instruction include "CLR WDT" and the other set "CLR WDT1" and "CLR WDT2". Of these two types of instruction, only one can be active depending on the ROM code option "CLR WDT" times selection option. If the "CLR WDT" is selected (i.e. "CLR WDT" times equal one), any execution of the "CLR WDT" instruction will clear the WDT. In the case that "CLR WDT1" and "CLR WDT2" are chosen (i.e. "CLR WDT" times equal two), these two instructions must be executed to clear the WDT; otherwise, the WDT may reset the chip as a result of time-out.

#### **Power Down Operation – HALT**

The HALT mode is initialized by the "HALT" instruction and results in the following...

- The system oscillator will be turned off but the WDT oscillator remains running (if the WDT oscillator is selected).
- The contents of the on chip RAM and registers remain unchanged.
- WDT and WDT prescaler will be cleared and recounted again (if the WDT clock is from the WDT oscillator).
- All of the I/O ports maintain their original status.
- The PDF flag is set and the TO flag is cleared.

The system can leave the HALT mode by means of an external reset, an interrupt, an external falling edge signal on port A or a WDT overflow. An external reset causes a device initialization and the WDT overflow performs a "warm reset". After the TO and PDF flags are examined, the reason for chip reset can be determined. The PDF flag is cleared by system power-up or executing the "CLR WDT" instruction and is set when executing the "HALT" instruction. The TO flag is set if the WDT time-out occurs, and causes a wake-up that only resets the program counter and SP; the others remain in their original status.



**Watchdog Timer** 



The port A wake-up and interrupt methods can be considered as a continuation of normal execution. Each bit in port A can be independently selected to wake up the device by mask option. Awakening from an I/O port stimulus, the program will resume execution of the next instruction. If it awakens from an interrupt, two sequence may occur. If the related interrupt is disabled or the interrupt is enabled but the stack is full, the program will resume execution at the next instruction. If the interrupt is enabled and the stack is not full, the regular interrupt response takes place. If an interrupt request flag is set to "1" before entering the HALT mode, the wake-up function of the related interrupt will be disabled. Once a wake-up event occurs, it takes 1024 t<sub>SYS</sub> (system clock period) to resume normal operation. In other words, a dummy period will be inserted after a wake-up. If the wake-up results from an interrupt acknowledge signal, the actual interrupt subroutine execution will be delayed by one or more cycles. If the wake-up results in the next instruction execution, this will be executed immediately after the dummy period is finished.

To minimize power consumption, all the I/O pins should be carefully managed before entering the HALT status.

#### Reset

There are three ways in which a reset can occur:

- RES reset during normal operation
- RES reset during HALT
- WDT time-out reset during normal operation

The WDT time-out during HALT is different from other chip reset conditions, since it can perform a "warm reset" that resets only the program counter and SP, leaving the other circuits in their original state. Some registers remain unchanged during other reset conditions. Most registers are reset to the "initial condition" when the reset conditions are met. By examining the PDF and TO flags, the program can distinguish between different "chip resets".

| то | PDF | RESET Conditions                     |  |  |
|----|-----|--------------------------------------|--|--|
| 0  | 0   | RES reset during power-up            |  |  |
| u  | u   | RES reset during normal operation    |  |  |
| 0  | 1   | RES wake-up HALT                     |  |  |
| 1  | u   | WDT time-out during normal operation |  |  |
| 1  | 1   | WDT wake-up HALT                     |  |  |

Note: "u" stands for unchanged

To guarantee that the system oscillator is started and stabilized, the SST (System Start-up Timer) provides an extra-delay of 1024 system clock pulses when the system reset (power-up, WDT time-out or RES reset) or the system awakes from the HALT state.

When a system reset occurs, the SST delay is added during the reset period. Any wake-up from HALT will enable the SST delay.

The functional unit chip reset status are shown below.

| Program Counter     | 000H                                              |
|---------------------|---------------------------------------------------|
| Interrupt           | Disable                                           |
| Prescaler           | Clear                                             |
| WDT                 | Clear. After master reset,<br>WDT begins counting |
| Timer/event Counter | Off                                               |
| Input/output Ports  | Input mode                                        |
| Stack Pointer       | Points to the top of the stack                    |



**Reset Timing Chart** 



**Reset Circuit** 

Note: Most applications can use the Basic Reset Circuit as shown, however for applications with extensive noise, it is recommended to use the Hi-noise Reset Circuit.



**Reset Configuration** 



The states of the registers is summarized in the table.

| Register           | Reset<br>(Power On) | WDT Time-out (Normal Operation) | RES Reset<br>(Normal Operation) | RES Reset<br>(HALT) | WDT Time-out<br>(HALT)* |
|--------------------|---------------------|---------------------------------|---------------------------------|---------------------|-------------------------|
| MP0                | XXXX XXXX           | uuuu uuuu                       | uuuu uuuu                       | uuuu uuuu           | uuuu uuuu               |
| MP1                | xxxx xxxx           | uuuu uuuu                       | uuuu uuuu                       | uuuu uuuu           | uuuu uuuu               |
| BP                 | 0000 0000           | 0000 0000                       | 0000 0000                       | 0000 0000           | uuuu uuuu               |
| ACC                | xxxx xxxx           | uuuu uuuu                       | uuuu uuuu                       | uuuu uuuu           | uuuu uuuu               |
| Program<br>Counter | 0000H               | 0000H                           | 0000H                           | 0000H               | 0000H                   |
| TBLP               | xxxx xxxx           | uuuu uuuu                       | uuuu uuuu                       | uuuu uuuu           | uuuu uuuu               |
| ТВНР               | xxxx xxxx           | uuuu uuuu                       | uuuu uuuu                       | uuuu uuuu           | uuuu uuuu               |
| TBLH               | XXXX XXXX           | uuuu uuuu                       | uuuu uuuu                       | uuuu uuuu           | uuuu uuuu               |
| WDTS               | 0000 0111           | 0000 0111                       | 0000 0111                       | 0000 0111           | uuuu uuuu               |
| STATUS             | 00 xxxx             | 1u uuuu                         | uu uuuu                         | 01 uuuu             | 11 uuuu                 |
| INTC               | -000 0000           | -000 0000                       | -000 0000                       | -000 0000           | -uuu uuuu               |
| TMR0               | XXXX XXXX           | xxxx xxxx                       | xxxx xxxx                       | xxxx xxxx           | uuuu uuuu               |
| TMR0C              | 00-0 1000           | 00-0 1000                       | 00-0 1000                       | 00-0 1000           | uu-u uuuu               |
| TMR1H              | XXXX XXXX           | xxxx xxxx                       | xxxx xxxx                       | xxxx xxxx           | uuuu uuuu               |
| TMR1L              | xxxx xxxx           | xxxx xxxx                       | xxxx xxxx                       | xxxx xxxx           | uuuu uuuu               |
| TMR1C              | 00-0 1              | 00-0 1                          | 00-0 1                          | 00-0 1              | uu-u u                  |
| PA                 | 1111 1111           | 1111 1111                       | 1111 1111                       | 1111 1111           | uuuu uuuu               |
| PAC                | 1111 1111           | 1111 1111                       | 1111 1111                       | 1111 1111           | uuuu uuuu               |
| РВ                 | 1111 1111           | 1111 1111                       | 1111 1111                       | 1111 1111           | uuuu uuuu               |
| PBC                | 1111 1111           | 1111 1111                       | 1111 1111                       | 1111 1111           | uuuu uuuu               |
| PC                 | 11 1111             | 11 1111                         | 11 1111                         | 11 1111             | uu uuuu                 |
| PCC                | 11 1111             | 11 1111                         | 11 1111                         | 11 1111             | uu uuuu                 |
| PF                 | 1                   | 1                               | 1                               | 1                   | u                       |
| PFC                | 1                   | 1                               | 1                               | 1                   | u                       |

Note: "\*" stands for warm reset

"u" stands for unchanged

"x" stands for unknown



#### **Timer/Event Counter**

Two timer/event counters (TMR0, TMR1) are implemented in the device. The Timer/Event Counter 0 contains an 8-bit programmable count-up counter and the clock may come from an external source or the system clock. The Timer/Event Counter 1 contains an 16-bit programmable count-up counter and the clock may come from an external source or the system clock divided by 4.

Of the two timer/event counters, using external clock input allows the user to count external events, measure time internals or pulse widths, or generate an accurate time base. While using the internal clock allows the user to generate an accurate time base.

Only the Timer/Event Counter 0 can generate PFD signal by using external or internal clock, and PFD frequency is determine by the equation  $f_{INT}/[2\times(256-N)]$ .

There are 2 registers related to Timer/Event Counter 0; TMR0(0DH), TMR0C(0EH). In Timer/Event Counter 0 counting mode (T0ON=1), writing TMR0 will only put the written data to preload register (8 bits). The Timer/Event Counter 0 preload register is changed by each writing TMR0 operations. Reading TMR0 will also latch the TMR0 to the destination. The TMR0C is the Timer/Event Counter 0 control register, which defines the operating mode, counting enable or disable and active edge.

The T0M0, T0M1 bits define the operating mode. The event count mode is used to count external events, which means the clock source comes from an external (TMR0) pin. The timer mode functions as a normal timer with the clock source coming from the  $f_{\text{INT}}$  clock. The pulse width measurement mode can be used to count the high or low level duration of the external signal (TMR0). The counting is based on the  $f_{\text{INT}}$  clock.

In the event count or timer mode, once the Timer/Event Counter 0 starts counting, it will count from the current contents in the Timer/Event Counter 0 to FFH. Once overflow occurs, the counter is reloaded from the Timer/Event Counter 0 preload register and generates the corresponding interrupt request flag (T0F; bit 5 of INTC) at the same time.

In pulse width measurement mode with the T0ON and T0E bits are equal to one, once the TMR0 has received a transition from low to high (or high to low if the T0E bit is 0) it will start counting until the TMR0 returns to the original level and reset the T0ON. The measured result will remain in the Timer/Event Counter 0 even if the activated transition occurs again. In other words, only one cycle measurement can be done. Until setting the T0ON, the cycle measurement will function again as long as it receives further transition pulse. Note that, in this operating mode, the Timer/Event Counter 0 starts counting not according to the logic level but according to the transition edges. In the case of counter overflows, the counter 0 is reloaded from the Timer/Event Counter

0 preload register and issues the interrupt request just like the other two modes.

To enable the counting operation, the timer ON bit (T0ON; bit 4 of TMR0C) should be set to 1. In the pulse width measurement mode, the T0ON will be cleared automatically after the measurement cycle is complete. But in the other two modes the T0ON can only be reset by instructions. The overflow of the Timer/Event Counter 0 is one of the wake-up sources. No matter what the operation mode is, writing a 0 to ET0I can disabled the corresponding interrupt service.

In the case of Timer/Event Counter 0 OFF condition, writing data to the Timer/Event Counter 0 preload register will also load the data to Timer/Event Counter 0. But if the Timer/Event Counter 0 is turned on, data written to the Timer/Event Counter 0 will only be kept in the Timer/Event Counter 0 preload register. The Timer/Event Counter 0 will still operate until the overflow occurs (a Timer/Event Counter 0 reloading will occur at the same time).

When the Timer/Event Counter 0 (reading TMR0) is read, the clock will be blocked to avoid errors. As this may results in a counting error, this must be taken into consideration by the programmer.

The bit 0~2 of the TMR0C can be used to define the pre-scaling stages of the internal clock sources of Timer/Event Counter 0. The definitions are as shown.

| Bit<br>No. | Label                      | Function                                                                                                                                                                                                                                                               |
|------------|----------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 0~2        | T0PSC0<br>T0PSC1<br>T0PSC2 | To define the prescaler stages, T0PSC2, T0PSC1, T0PSC0= 000: $f_{ NT}=f_{SYS}/2$ 001: $f_{ NT}=f_{SYS}/4$ 010: $f_{ NT}=f_{SYS}/8$ 011: $f_{ NT}=f_{SYS}/16$ 100: $f_{ NT}=f_{SYS}/32$ 101: $f_{ NT}=f_{SYS}/64$ 110: $f_{ NT}=f_{SYS}/128$ 111: $f_{ NT}=f_{SYS}/256$ |
| 3          | T0E                        | To define the TMR0 active edge of Timer/Event Counter 0 (0=active on low to high; 1=active on high to low)                                                                                                                                                             |
| 4          | T0ON                       | To enable/disable timer 0 counting (0=disabled; 1=enabled)                                                                                                                                                                                                             |
| 5          | _                          | Unused bit, read as "0"                                                                                                                                                                                                                                                |
| 6 7        | T0M0<br>T0M1               | To define the operating mode (T0M1, T0M0) 01=Event count mode (external clock) 10=Timer mode (internal clock) 11=Pulse width measurement mode 00=Unused                                                                                                                |

TMR0C (0EH) Register



There are 3 registers related to Timer/Event Counter 1; TMR1H(0FH), TMR1L(10H), TMR1C(11H). Writing TMR1L will only put the written data to an internal lower-order byte buffer (8 bits) and writing TMR1H will transfer the specified data and the contents of the lower-order byte buffer to TMR1H and TMR1L preload registers, respectively. The Timer/Event Counter 1 preload register is changed by each writing TMR1H operations. Reading TMR1H will latch the contents of TMR1H and TMR1L counters to the destination and the lower-order byte buffer, respectively. Reading the TMR1L will read the contents of the lower-order byte buffer. The TMR1C is the Timer/Event Counter 1 control register, which defines the operating mode, counting enable or disable and active edge.

The T1M0, T1M1 bits define the operating mode. The event count mode is used to count external events, which means the clock source comes from an external (TMR1) pin. The timer mode functions as a normal timer with the clock source coming from the instruction clock. The pulse width measurement mode can be used to count the high or low level duration of the external signal (TMR1). The counting is based on the instruction clock.

In the event count or timer mode, once the Timer/Event Counter 1 starts counting, it will count from the current contents in the Timer/Event Counter 1 to FFFFH. Once overflow occurs, the counter is reloaded from the Timer/Event Counter 1 preload register and generates the corresponding interrupt request flag (T1F; bit 6 of INTC) at the same time.

In pulse width measurement mode with the T1ON and T1E bits are equal to one, once the TMR1 has received a transition from low to high (or high to low if the T1E bit is 0) it will start counting until the TMR1 returns to the original level and reset the T1ON. The measured result will remain in the Timer/Event Counter 1 even if the activated transition occurs again. In other words, only one cycle measurement can be done. Until setting the T1ON, the cycle measurement will function again as long as it receives further transition pulse. Note that, in this operating mode, the Timer/Event Counter 1 starts counting not according to the logic level but according to the transition edges. In the case of counter overflows, the counter 1 is reloaded from the Timer/Event Counter 1 preload register and issues the interrupt request just like the other two modes.

To enable the counting operation, the timer ON bit (T1ON; bit 4 of TMR1C) should be set to 1. In the pulse width measurement mode, the T1ON will be cleared automatically after the measurement cycle is complete. But in the other two modes the T1ON can only be reset by instructions. The overflow of the Timer/Event Counter 1 is one of the wake-up sources. No matter what the operation mode is, writing a 0 to ET1I can disabled the corresponding interrupt service.

In the case of Timer/Event Counter 1 OFF condition, writing data to the Timer/Event Counter 1 preload register will also load the data to Timer/Event Counter 1. But if the Timer/Event Counter 1 is turned on, data written to the Timer/Event Counter 1 will only be kept in the



Timer/Event Counter 0



**Timer/Event Counter 1** 



Timer/Event Counter 1 preload register. The Timer/Event Counter 1 will still operate until the overflow occurs (a Timer/Event Counter 1 reloading will occur at the same time).

When the Timer/Event Counter 1 (reading TMR1H) is read, the clock will be blocked to avoid errors. As this may results in a counting error, this must be taken into consideration by the programmer.

The definitions of the TMR1C are as shown.

| Bit<br>No. | Label        | Function                                                                                                                                                |
|------------|--------------|---------------------------------------------------------------------------------------------------------------------------------------------------------|
| 0~2        | _            | Unused bit, read as "0"                                                                                                                                 |
| 3          | T1E          | To define the active edge of TMR1 pin input signal (0/1: active on low to high/high to low)                                                             |
| 4          | T10N         | To enable/disable timer 1 counting (0/1: disabled/enabled)                                                                                              |
| 5          | _            | Unused bit, read as "0"                                                                                                                                 |
| 6 7        | T1M0<br>T1M1 | To define the operating mode (T1M1, T1M0) 01=Event count mode (external clock) 10=Timer mode (internal clock) 11=Pulse width measurement mode 00=Unused |

TMR1C (11H) Register

#### Input/Output Ports

There are 23 bi-directional input/output lines in the micro-controller, labeled from PA to PC and PF, which are mapped to the data memory of [12H], [14H], [16H] and [1CH], respectively. All of these I/O ports can be used as input and output operations. For input operation, these ports are non-latching, that is, the inputs must be ready at the T2 rising edge of instruction "MOV A,[m]" (m = 12H, 14H, 16H or 1CH). For output operation, all the data is latched and remains unchanged until the output latch is rewritten.

Each I/O line has its own control register (PAC, PBC, PCC, PFC) to control the input/output configuration. With this control register, CMOS output or Schmitt trigger input with or without (depends on options) pull-high resistor structures can be reconfigured dynamically (i.e., on-the fly) under software control. To function as an input, the corresponding latch of the control register has to be set as "1". The pull-high resistor (if the pull-high resistor is enabled) will be exhibited automatically. The input sources also depends on the control register. If the control register bit is "1", the input will read the pad state ("mov" and read-modify-write instructions . If the control register bit is 0, the contents of the latches will move to internal data bus ("mov" and read-modify-write instructions). The input paths (pad state or latches) of read-modify-write instructions are dependent on the control register bits. For output function, CMOS is the only configuration. These control registers are mapped to locations 13H, 15H, 17H and 1DH.



Input/Output Ports



After a chip reset, these input/output lines stay at high levels (pull-high options) or floating state (non-pull-high options). Each bit of these input/output latches can be set or cleared by "SET [m].i" (m=12H, 14H, 16H or 1CH) instructions. Some instructions first input data and then follow the output operations. For example, "SET [m].i", "CLR [m].i", "CPLA [m]" read the entire port states into the CPU, execute the defined operations (bit-operation), and then write the results back to the latches or the accumulator.

Each line of port A has the capability of waking-up the device. The highest 2 bits of port C and 7 bits of port F are not physically implemented; on reading them a "0" is returned whereas writing then results in a no-operation. Pull-high resistors of each port are decided by a option bit

The PB0 is pin-shared with PFD signal, respectively. If the PFD option is selected, the output signal in output mode of PB0 will be the PFD signal. The input mode always remain its original functions. The PF0 and PC0 are pin-shared with  $\overline{\text{INT}}$  and TMR0. The  $\overline{\text{INT}}$  signal is directly connected to PF0. The PFD output signal (in output mode) are controlled by the PB0 data register only. The truth table of PB0/PFD is listed below.

The truth table of PB0/PFD is as shown.

| PBC (15H) Bit0 | I | 0   | 0   | 0   |
|----------------|---|-----|-----|-----|
| PB0/PFD Option | Х | PB0 | PFD | PFD |
| PB0 (14H) Bit0 | х | D   | 0   | 1   |
| PB0 Pad Status | I | D   | 0   | PFD |

Note: I: Input; O: Output; D: Data

#### **Bank Pointer**

There is a bank pointer used to control the program flow to go to any banks. A bank contains  $8K\times16$  address space. The contents of bank pointer are load into program counter when the JMP or CALL instruction is executed. The program counter is a 16-bit register whose contents are used to specify the executed instruction addresses.

When calling a subroutine or an interrupt event occurring, the contents of the program counter are save into stack registers. If a returning from subroutine occurs, the contents of the program counter will restore from stack registers.

| BP.7 | BP.6 | BP.5 | ROM   | Address     |
|------|------|------|-------|-------------|
| 0    | 0    | 0    | Bank0 | 0000H~1FFFH |
| 0    | 0    | 1    | Bank1 | 2000H~3FFFH |
| 0    | 1    | 0    | Bank2 | 4000H~5FFFH |
| 0    | 1    | 1    | Bank3 | 6000H~7FFFH |
| 1    | 0    | 1    | Bank4 | 8000H~9FFFH |

**Bank Pointer** 

#### Low Voltage Reset - LVR

The microcontroller provides low voltage reset circuit in order to monitor the supply voltage of the device. If the supply voltage of the device is within the range 0.9V~V<sub>LVR</sub>, such as changing a battery, the LVR will automatically reset the device internally.

The LVR includes the following specifications:

- The low voltage (0.9V~V<sub>LVR</sub>) has to remain in their original state to exceed 1ms. If the low voltage state does not exceed 1ms, the LVR will ignore it and do not perform a reset function.
- The LVR uses the "OR" function with the external RES signal to perform chip reset.

The relationship between  $V_{\text{DD}}$  and  $V_{\text{LVR}}$  is shown below.







Note: 

| To make sure that the system oscillator has stabilized, the SST provides an extra delay of 1024 system clock pulses before entering the normal operation.

"\*2" Since low voltage has to be maintained in its original state and exceed 1ms, therefore 1ms delay enters the reset mode.

#### **Options**

The following table shows all kinds of code option in the MCU. All of the mask options must be defined to ensure proper system functioning.

| Function                                                         |
|------------------------------------------------------------------|
| PA0~PA7 wake-up enable or disable options                        |
| PC pull-high enable or disable                                   |
| PA pull-high enable or disable: Byte option                      |
| PF pull-high enable or disable                                   |
| PB pull-high (PB0~PB3, PB4~PB7) enable or disable: Nibble option |
| PB0 or PFD                                                       |
| CLR WDT instructions                                             |
| System oscillators: RC or crystal                                |
| WDT enable or disable                                            |
| WDT clock source: WDTOSC or system clock/4                       |
| LVR function: enable or disable                                  |
| LVR voltage: 2.0V or 3.0V                                        |

Rev. 1.40 18 May 22, 2009



#### **Application Circuits**



#### Note: 1. Crystal/resonator system oscillators

For crystal oscillators, C1 and C2 are only required for some crystal frequencies to ensure oscillation. For resonator applications C1 and C2 are normally required for oscillation to occur. For most applications it is not necessary to add R1. However if the LVR function is disabled, and if it is required to stop the oscillator when  $V_{DD}$  falls below its operating range, it is recommended that R1 is added. The values of C1 and C2 should be selected in consultation with the crystal/resonator manufacturer specifications.

#### 2. Reset circuit

The reset circuit resistance and capacitance values should be chosen to ensure that VDD is stable and remains within its operating voltage range before the  $\overline{\text{RES}}$  pin reaches a high level. Ensure that the length of the wiring connected to the  $\overline{\text{RES}}$  pin is kept as short as possible, to avoid noise interference.

3. For applications where noise may interfere with the reset circuit and for details on the oscillator external components, refer to Application Note HA0075E for more information.

Rev. 1.40 19 May 22, 2009



# Example





#### **Instruction Set**

#### Introduction

Central to the successful operation of any microcontroller is its instruction set, which is a set of program instruction codes that directs the microcontroller to perform certain operations. In the case of Holtek microcontrollers, a comprehensive and flexible set of over 60 instructions is provided to enable programmers to implement their application with the minimum of programming overheads.

For easier understanding of the various instruction codes, they have been subdivided into several functional groupings.

#### **Instruction Timing**

Most instructions are implemented within one instruction cycle. The exceptions to this are branch, call, or table read instructions where two instruction cycles are required. One instruction cycle is equal to 4 system clock cycles, therefore in the case of an 8MHz system oscillator, most instructions would be implemented within 0.5 µs and branch or call instructions would be implemented within 1µs. Although instructions which require one more cycle to implement are generally limited to the JMP, CALL, RET, RETI and table read instructions, it is important to realize that any other instructions which involve manipulation of the Program Counter Low register or PCL will also take one more cycle to implement. As instructions which change the contents of the PCL will imply a direct jump to that new address, one more cycle will be required. Examples of such instructions would be "CLR PCL" or "MOV PCL, A". For the case of skip instructions, it must be noted that if the result of the comparison involves a skip operation then this will also take one more cycle, if no skip is involved then only one cycle is required.

### **Moving and Transferring Data**

The transfer of data within the microcontroller program is one of the most frequently used operations. Making use of three kinds of MOV instructions, data can be transferred from registers to the Accumulator and vice-versa as well as being able to move specific immediate data directly into the Accumulator. One of the most important data transfer applications is to receive data from the input ports and transfer data to the output ports.

### **Arithmetic Operations**

The ability to perform certain arithmetic operations and data manipulation is a necessary feature of most microcontroller applications. Within the Holtek microcontroller instruction set are a range of add and

subtract instruction mnemonics to enable the necessary arithmetic to be carried out. Care must be taken to ensure correct handling of carry and borrow data when results exceed 255 for addition and less than 0 for subtraction. The increment and decrement instructions INC, INCA, DEC and DECA provide a simple means of increasing or decreasing by a value of one of the values in the destination specified.

#### **Logical and Rotate Operations**

The standard logical operations such as AND, OR, XOR and CPL all have their own instruction within the Holtek microcontroller instruction set. As with the case of most instructions involving data manipulation, data must pass through the Accumulator which may involve additional programming steps. In all logical data operations, the zero flag may be set if the result of the operation is zero. Another form of logical data manipulation comes from the rotate instructions such as RR, RL, RRC and RLC which provide a simple means of rotating one bit right or left. Different rotate instructions exist depending on program requirements. Rotate instructions are useful for serial port programming applications where data can be rotated from an internal register into the Carry bit from where it can be examined and the necessary serial bit set high or low. Another application where rotate data operations are used is to implement multiplication and division calculations.

#### **Branches and Control Transfer**

Program branching takes the form of either jumps to specified locations using the JMP instruction or to a subroutine using the CALL instruction. They differ in the sense that in the case of a subroutine call, the program must return to the instruction immediately when the subroutine has been carried out. This is done by placing a return instruction RET in the subroutine which will cause the program to jump back to the address right after the CALL instruction. In the case of a JMP instruction, the program simply jumps to the desired location. There is no requirement to jump back to the original jumping off point as in the case of the CALL instruction. One special and extremely useful set of branch instructions are the conditional branches. Here a decision is first made regarding the condition of a certain data memory or individual bits. Depending upon the conditions, the program will continue with the next instruction or skip over it and jump to the following instruction. These instructions are the key to decision making and branching within the program perhaps determined by the condition of certain input switches or by the condition of internal data bits.



#### **Bit Operations**

The ability to provide single bit operations on Data Memory is an extremely flexible feature of all Holtek microcontrollers. This feature is especially useful for output port bit programming where individual bits or port pins can be directly set high or low using either the "SET [m].i" or "CLR [m].i" instructions respectively. The feature removes the need for programmers to first read the 8-bit output port, manipulate the input data to ensure that other bits are not changed and then output the port with the correct new data. This read-modify-write process is taken care of automatically when these bit operation instructions are used.

#### **Table Read Operations**

Data storage is normally implemented by using registers. However, when working with large amounts of fixed data, the volume involved often makes it inconvenient to store the fixed data in the Data Memory. To overcome this problem, Holtek microcontrollers allow an area of Program Memory to be setup as a table where data can be directly stored. A set of easy to use instructions provides the means by which this fixed data can be referenced and retrieved from the Program Memory.

#### **Other Operations**

In addition to the above functional instructions, a range of other instructions also exist such as the "HALT" instruction for Power-down operations and instructions to control the operation of the Watchdog Timer for reliable program operations under extreme electric or electromagnetic environments. For their relevant operations, refer to the functional related sections.

#### **Instruction Set Summary**

The following table depicts a summary of the instruction set categorised according to function and can be consulted as a basic instruction reference using the following listed conventions.

Table conventions:

x: Bits immediate data

m: Data Memory address

A: Accumulator

i: 0~7 number of bits

addr: Program memory address

| Mnemonic        | Description                                                     | Cycles            | Flag Affected |  |  |
|-----------------|-----------------------------------------------------------------|-------------------|---------------|--|--|
| Arithmetic      |                                                                 |                   |               |  |  |
| ADD A,[m]       | Add Data Memory to ACC                                          | 1<br>1 Note       | Z, C, AC, OV  |  |  |
| ADDM A,[m]      | Add ACC to Data Memory                                          | 111016            | Z, C, AC, OV  |  |  |
| ADD A,x         | Add immediate data to ACC                                       | 1                 | Z, C, AC, OV  |  |  |
| ADC A,[m]       | Add Data Memory to ACC with Carry                               | 1<br>Note         | Z, C, AC, OV  |  |  |
| ADCM A,[m]      | Add ACC to Data memory with Carry                               | 1 <sup>Note</sup> | Z, C, AC, OV  |  |  |
| SUB A,x         | Subtract immediate data from the ACC                            | 1                 | Z, C, AC, OV  |  |  |
| SUB A,[m]       | Subtract Data Memory from ACC                                   | 1<br>Note         | Z, C, AC, OV  |  |  |
| SUBM A,[m]      | Subtract Data Memory from ACC with result in Data Memory        | 1 <sup>Note</sup> | Z, C, AC, OV  |  |  |
| SBC A,[m]       | Subtract Data Memory from ACC with Carry                        | 1                 | Z, C, AC, OV  |  |  |
| SBCM A,[m]      | Subtract Data Memory from ACC with Carry, result in Data Memory | 1 <sup>Note</sup> | Z, C, AC, OV  |  |  |
| DAA [m]         | Decimal adjust ACC for Addition with result in Data Memory      | 1 <sup>Note</sup> | С             |  |  |
| Logic Operation | on                                                              |                   |               |  |  |
| AND A,[m]       | Logical AND Data Memory to ACC                                  | 1                 | Z             |  |  |
| OR A,[m]        | Logical OR Data Memory to ACC                                   | 1                 | Z             |  |  |
| XOR A,[m]       | Logical XOR Data Memory to ACC                                  | 1                 | Z             |  |  |
| ANDM A,[m]      | Logical AND ACC to Data Memory                                  | 1 <sup>Note</sup> | Z             |  |  |
| ORM A,[m]       | Logical OR ACC to Data Memory                                   | 1 <sup>Note</sup> | Z             |  |  |
| XORM A,[m]      | Logical XOR ACC to Data Memory                                  | 1 <sup>Note</sup> | Z             |  |  |
| AND A,x         | Logical AND immediate Data to ACC                               | 1                 | Z             |  |  |
| OR A,x          | Logical OR immediate Data to ACC                                | 1                 | Z             |  |  |
| XOR A,x         | Logical XOR immediate Data to ACC                               | 1                 | Z             |  |  |
| CPL [m]         | Complement Data Memory                                          | 1 <sup>Note</sup> | Z             |  |  |
| CPLA [m]        | Complement Data Memory with result in ACC                       | 1                 | Z             |  |  |
| Increment & D   | Increment & Decrement                                           |                   |               |  |  |
| INCA [m]        | Increment Data Memory with result in ACC                        | 1                 | Z             |  |  |
| INC [m]         | Increment Data Memory                                           | 1 <sup>Note</sup> | Z             |  |  |
| DECA [m]        | Decrement Data Memory with result in ACC                        | 1                 | Z             |  |  |
| DEC [m]         | Decrement Data Memory                                           | 1 <sup>Note</sup> | Z             |  |  |



| Mnemonic                          | Description                                                                                                                          | Cycles                                 | Flag Affected        |
|-----------------------------------|--------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------|----------------------|
| Rotate                            |                                                                                                                                      |                                        | 1                    |
| RRA [m]<br>RR [m]                 | Rotate Data Memory right with result in ACC Rotate Data Memory right                                                                 | 1<br>1 <sup>Note</sup>                 | None<br>None         |
| RRCA [m]<br>RRC [m]               | Rotate Data Memory right through Carry with result in ACC Rotate Data Memory right through Carry                                     | 1<br>1 <sup>Note</sup><br>1            | C<br>C<br>None       |
| RLA [m]<br>RL [m]<br>RLCA [m]     | Rotate Data Memory left with result in ACC Rotate Data Memory left Rotate Data Memory left through Carry with result in ACC          | 1 <sup>Note</sup>                      | None<br>C            |
| RLC [m]                           | Rotate Data Memory left through Carry                                                                                                | 1 <sup>Note</sup>                      | С                    |
| Data Move                         |                                                                                                                                      |                                        |                      |
| MOV A,[m]<br>MOV [m],A<br>MOV A,x | Move Data Memory to ACC Move ACC to Data Memory Move immediate data to ACC                                                           | 1<br>1 <sup>Note</sup><br>1            | None<br>None<br>None |
| Bit Operation                     |                                                                                                                                      |                                        |                      |
| CLR [m].i<br>SET [m].i            | Clear bit of Data Memory<br>Set bit of Data Memory                                                                                   | 1 Note<br>1 Note                       | None<br>None         |
| Branch                            |                                                                                                                                      |                                        | I                    |
| JMP addr                          | Jump unconditionally                                                                                                                 | 2<br>1 <sup>Note</sup>                 | None                 |
| SZ [m]<br>SZA [m]                 | Skip if Data Memory is zero Skip if Data Memory is zero with data movement to ACC                                                    | 1 note<br>1 Note                       | None<br>None         |
| SZ [m].i<br>SNZ [m].i             | Skip if bit i of Data Memory is zero Skip if bit i of Data Memory is not zero                                                        | 1 Note                                 | None<br>None         |
| SIZ [m]<br>SDZ [m]                | Skip if increment Data Memory is zero Skip if decrement Data Memory is zero Skip if increment Data Memory is zero with result in ACC | 1 Note                                 | None<br>None         |
| SIZA [m]<br>SDZA [m]<br>CALL addr | Skip if increment Data Memory is zero with result in ACC Skip if decrement Data Memory is zero with result in ACC Subroutine call    | 1 Note                                 | None<br>None<br>None |
| RET A,x                           | Return from subroutine Return from subroutine and load immediate data to ACC                                                         | 2 2                                    | None<br>None         |
| RETI                              | Return from interrupt                                                                                                                | 2                                      | None                 |
| Table Read                        |                                                                                                                                      |                                        |                      |
| TABRDC [m]<br>TABRDL [m]          | Read table (current page) to TBLH and Data Memory Read table (last page) to TBLH and Data Memory                                     | 2 <sup>Note</sup><br>2 <sup>Note</sup> | None<br>None         |
| Miscellaneous                     |                                                                                                                                      |                                        |                      |
| NOP                               | No operation                                                                                                                         | 1                                      | None                 |
| CLR [m]<br>SET [m]                | Clear Data Memory Set Data Memory                                                                                                    | 1 Note<br>1 Note                       | None<br>None         |
| CLR WDT<br>CLR WDT1               | Clear Watchdog Timer Pre-clear Watchdog Timer                                                                                        | 1                                      | TO, PDF<br>TO, PDF   |
| CLR WDT2<br>SWAP [m]              | Pre-clear Watchdog Timer Swap nibbles of Data Memory                                                                                 | 1<br>1 <sup>Note</sup>                 | TO, PDF<br>None      |
| SWAPA [m]<br>HALT                 | Swap nibbles of Data Memory with result in ACC Enter power down mode                                                                 | 1                                      | None<br>TO, PDF      |

Note: 1. For skip instructions, if the result of the comparison involves a skip then two cycles are required, if no skip takes place only one cycle is required.

- 2. Any instruction which changes the contents of the PCL will also require 2 cycles for execution.
- 3. For the "CLR WDT1" and "CLR WDT2" instructions the TO and PDF flags may be affected by the execution status. The TO and PDF flags are cleared after both "CLR WDT1" and "CLR WDT2" instructions are consecutively executed. Otherwise the TO and PDF flags remain unchanged.

Rev. 1.40 23 May 22, 2009



#### **Instruction Definition**

ADC A,[m] Add Data Memory to ACC with Carry

Description The contents of the specified Data Memory, Accumulator and the carry flag are added. The

result is stored in the Accumulator.

Operation  $ACC \leftarrow ACC + [m] + C$ 

Affected flag(s) OV, Z, AC, C

ADCM A,[m] Add ACC to Data Memory with Carry

Description The contents of the specified Data Memory, Accumulator and the carry flag are added. The

result is stored in the specified Data Memory.

Operation  $[m] \leftarrow ACC + [m] + C$ 

Affected flag(s) OV, Z, AC, C

ADD A,[m] Add Data Memory to ACC

Description The contents of the specified Data Memory and the Accumulator are added. The result is

stored in the Accumulator.

Operation  $ACC \leftarrow ACC + [m]$  Affected flag(s) OV, Z, AC, C

ADD A,x Add immediate data to ACC

Description The contents of the Accumulator and the specified immediate data are added. The result is

stored in the Accumulator.

Operation  $ACC \leftarrow ACC + x$   $Affected flag(s) \qquad \qquad OV, Z, AC, C$ 

ADDM A,[m] Add ACC to Data Memory

Description The contents of the specified Data Memory and the Accumulator are added. The result is

stored in the specified Data Memory.

 $\label{eq:continuous} \begin{array}{ll} \text{Operation} & & [m] \leftarrow \text{ACC + } [m] \\ \\ \text{Affected flag(s)} & & \text{OV, Z, AC, C} \\ \end{array}$ 

AND A,[m] Logical AND Data Memory to ACC

Description Data in the Accumulator and the specified Data Memory perform a bitwise logical AND op-

eration. The result is stored in the Accumulator.

Operation  $ACC \leftarrow ACC \text{ "AND" [m]}$ 

Affected flag(s) Z

AND A,x Logical AND immediate data to ACC

Description Data in the Accumulator and the specified immediate data perform a bitwise logical AND

operation. The result is stored in the Accumulator.

Operation  $ACC \leftarrow ACC "AND" x$ 

Affected flag(s) Z

ANDM A,[m] Logical AND ACC to Data Memory

Description Data in the specified Data Memory and the Accumulator perform a bitwise logical AND op-

eration. The result is stored in the Data Memory.

Operation  $[m] \leftarrow ACC "AND" [m]$ 

Affected flag(s) Z





CALL addr Subroutine call

Description Unconditionally calls a subroutine at the specified address. The Program Counter then in-

crements by 1 to obtain the address of the next instruction which is then pushed onto the stack. The specified address is then loaded and the program continues execution from this new address. As this instruction requires an additional operation, it is a two cycle instruc-

tion.

Operation Stack ← Program Counter + 1

Program Counter ← addr

Affected flag(s) None

CLR [m] Clear Data Memory

Description Each bit of the specified Data Memory is cleared to 0.

Operation  $[m] \leftarrow 00H$ Affected flag(s) None

CLR [m].i Clear bit of Data Memory

Description Bit i of the specified Data Memory is cleared to 0.

 $\label{eq:continuous} \begin{array}{ll} \text{Operation} & [m].i \leftarrow 0 \\ \\ \text{Affected flag(s)} & \text{None} \end{array}$ 

CLR WDT Clear Watchdog Timer

Description The TO, PDF flags and the WDT are all cleared.

Operation WDT cleared

 $\begin{aligned} & TO \leftarrow 0 \\ & PDF \leftarrow 0 \end{aligned}$ 

Affected flag(s) TO, PDF

CLR WDT1 Pre-clear Watchdog Timer

Description The TO, PDF flags and the WDT are all cleared. Note that this instruction works in conjunc-

tion with CLR WDT2 and must be executed alternately with CLR WDT2 to have effect. Repetitively executing this instruction without alternately executing CLR WDT2 will have no

effect.

Operation WDT cleared

 $TO \leftarrow 0$ PDF  $\leftarrow 0$ 

Affected flag(s) TO, PDF

CLR WDT2 Pre-clear Watchdog Timer

Description The TO, PDF flags and the WDT are all cleared. Note that this instruction works in conjunc-

tion with CLR WDT1 and must be executed alternately with CLR WDT1 to have effect. Repetitively executing this instruction without alternately executing CLR WDT1 will have no

effect.

Operation WDT cleared

 $TO \leftarrow 0$  $PDF \leftarrow 0$ 

Affected flag(s) TO, PDF





CPL [m] Complement Data Memory

Description Each bit of the specified Data Memory is logically complemented (1's complement). Bits

which previously contained a 1 are changed to 0 and vice versa.

Operation  $[m] \leftarrow \overline{[m]}$ 

Affected flag(s) Z

CPLA [m] Complement Data Memory with result in ACC

Description Each bit of the specified Data Memory is logically complemented (1's complement). Bits

which previously contained a 1 are changed to 0 and vice versa. The complemented result is stored in the Accumulator and the contents of the Data Memory remain unchanged.

Operation  $ACC \leftarrow \overline{[m]}$ 

Affected flag(s) Z

DAA [m] Decimal-Adjust ACC for addition with result in Data Memory

Description Convert the contents of the Accumulator value to a BCD (Binary Coded Decimal) value re-

sulting from the previous addition of two BCD variables. If the low nibble is greater than 9 or if AC flag is set, then a value of 6 will be added to the low nibble. Otherwise the low nibble remains unchanged. If the high nibble is greater than 9 or if the C flag is set, then a value of 6 will be added to the high nibble. Essentially, the decimal conversion is performed by adding 00H, 06H, 60H or 66H depending on the Accumulator and flag conditions. Only the C flag may be affected by this instruction which indicates that if the original BCD sum is

greater than 100, it allows multiple precision decimal addition.

Operation  $[m] \leftarrow ACC + 00H \text{ or }$ 

[m]  $\leftarrow$  ACC + 06H or [m]  $\leftarrow$  ACC + 60H or [m]  $\leftarrow$  ACC + 66H

Affected flag(s) C

**DEC [m]** Decrement Data Memory

Description Data in the specified Data Memory is decremented by 1.

Operation  $[m] \leftarrow [m] - 1$ 

Affected flag(s) Z

**DECA [m]** Decrement Data Memory with result in ACC

Description Data in the specified Data Memory is decremented by 1. The result is stored in the Accu-

mulator. The contents of the Data Memory remain unchanged.

Operation  $ACC \leftarrow [m] - 1$ 

Affected flag(s) Z

**HALT** Enter power down mode

Description This instruction stops the program execution and turns off the system clock. The contents

of the Data Memory and registers are retained. The WDT and prescaler are cleared. The

power down flag PDF is set and the WDT time-out flag TO is cleared.

Operation  $TO \leftarrow 0$ 

PDF ← 1

Affected flag(s) TO, PDF





INC [m] Increment Data Memory

Description Data in the specified Data Memory is incremented by 1.

Operation  $[m] \leftarrow [m] + 1$ 

Affected flag(s) Z

INCA [m] Increment Data Memory with result in ACC

Description Data in the specified Data Memory is incremented by 1. The result is stored in the Accumu-

lator. The contents of the Data Memory remain unchanged.

Operation  $ACC \leftarrow [m] + 1$ 

Affected flag(s) Z

JMP addr Jump unconditionally

Description The contents of the Program Counter are replaced with the specified address. Program

execution then continues from this new address. As this requires the insertion of a dummy

instruction while the new address is loaded, it is a two cycle instruction.

Operation Program Counter ← addr

Affected flag(s) None

MOV A,[m] Move Data Memory to ACC

Description The contents of the specified Data Memory are copied to the Accumulator.

Operation  $ACC \leftarrow [m]$ 

Affected flag(s) None

MOV A,x Move immediate data to ACC

Description The immediate data specified is loaded into the Accumulator.

Operation  $ACC \leftarrow x$ Affected flag(s) None

MOV [m],A Move ACC to Data Memory

Description The contents of the Accumulator are copied to the specified Data Memory.

Operation  $[m] \leftarrow ACC$ Affected flag(s) None

NOP No operation

Description No operation is performed. Execution continues with the next instruction.

Operation No operation

Affected flag(s) None

OR A,[m] Logical OR Data Memory to ACC

Description Data in the Accumulator and the specified Data Memory perform a bitwise logical OR oper-

ation. The result is stored in the Accumulator.

Operation  $ACC \leftarrow ACC \ "OR" \ [m]$ 

Affected flag(s) Z





OR A,x Logical OR immediate data to ACC

Description Data in the Accumulator and the specified immediate data perform a bitwise logical OR op-

eration. The result is stored in the Accumulator.

Operation  $ACC \leftarrow ACC "OR" x$ 

Affected flag(s) Z

ORM A,[m] Logical OR ACC to Data Memory

Description Data in the specified Data Memory and the Accumulator perform a bitwise logical OR oper-

ation. The result is stored in the Data Memory.

Operation  $[m] \leftarrow ACC "OR" [m]$ 

Affected flag(s) Z

**RET** Return from subroutine

Description The Program Counter is restored from the stack. Program execution continues at the re-

stored address.

Operation Program Counter ← Stack

Affected flag(s) None

**RET A,x** Return from subroutine and load immediate data to ACC

Description The Program Counter is restored from the stack and the Accumulator loaded with the

specified immediate data. Program execution continues at the restored address.

Operation Program Counter ← Stack

 $ACC \leftarrow x$ 

Affected flag(s) None

RETI Return from interrupt

Description The Program Counter is restored from the stack and the interrupts are re-enabled by set-

ting the EMI bit. EMI is the master interrupt global enable bit. If an interrupt was pending when the RETI instruction is executed, the pending Interrupt routine will be processed be-

fore returning to the main program.

Operation Program Counter ← Stack

 $\mathsf{EMI} \leftarrow 1$ 

Affected flag(s) None

RL [m] Rotate Data Memory left

Description The contents of the specified Data Memory are rotated left by 1 bit with bit 7 rotated into bit

0.

Operation [m].(i+1)  $\leftarrow$  [m].i; (i = 0~6)

 $[m].0 \leftarrow [m].7$ 

Affected flag(s) None

RLA [m] Rotate Data Memory left with result in ACC

Description The contents of the specified Data Memory are rotated left by 1 bit with bit 7 rotated into bit

0. The rotated result is stored in the Accumulator and the contents of the Data Memory re-

main unchanged.

Operation ACC.(i+1)  $\leftarrow$  [m].i; (i = 0~6)

 $ACC.0 \leftarrow [m].7$ 

Affected flag(s) None



RLC [m] Rotate Data Memory left through Carry

Description The contents of the specified Data Memory and the carry flag are rotated left by 1 bit. Bit 7

replaces the Carry bit and the original carry flag is rotated into bit 0.

Operation  $[m].(i+1) \leftarrow [m].i; (i = 0~6)$ 

 $[m].0 \leftarrow C$  $C \leftarrow [m].7$ 

Affected flag(s) C

RLCA [m] Rotate Data Memory left through Carry with result in ACC

Description Data in the specified Data Memory and the carry flag are rotated left by 1 bit. Bit 7 replaces

the Carry bit and the original carry flag is rotated into the bit 0. The rotated result is stored in

the Accumulator and the contents of the Data Memory remain unchanged.

Operation ACC.(i+1)  $\leftarrow$  [m].i; (i = 0~6)

 $\begin{array}{c} \mathsf{ACC.0} \leftarrow \mathsf{C} \\ \mathsf{C} \leftarrow [\mathsf{m}].7 \end{array}$ 

Affected flag(s) C

RR [m] Rotate Data Memory right

Description The contents of the specified Data Memory are rotated right by 1 bit with bit 0 rotated into

bit 7.

Operation [m].i  $\leftarrow$  [m].(i+1); (i = 0 $\sim$ 6)

 $[m].7 \leftarrow [m].0$ 

Affected flag(s) None

RRA [m] Rotate Data Memory right with result in ACC

Description Data in the specified Data Memory and the carry flag are rotated right by 1 bit with bit 0 ro-

tated into bit 7. The rotated result is stored in the Accumulator and the contents of the Data

Memory remain unchanged.

Operation  $ACC.i \leftarrow [m].(i+1); (i = 0~6)$ 

 $ACC.7 \leftarrow [m].0$ 

Affected flag(s) None

RRC [m] Rotate Data Memory right through Carry

Description The contents of the specified Data Memory and the carry flag are rotated right by 1 bit. Bit 0

replaces the Carry bit and the original carry flag is rotated into bit 7.

Operation [m].i  $\leftarrow$  [m].(i+1); (i = 0 $\sim$ 6)

 $[m].7 \leftarrow C$  $C \leftarrow [m].0$ 

Affected flag(s) C

RRCA [m] Rotate Data Memory right through Carry with result in ACC

Description Data in the specified Data Memory and the carry flag are rotated right by 1 bit. Bit 0 re-

places the Carry bit and the original carry flag is rotated into bit 7. The rotated result is stored in the Accumulator and the contents of the Data Memory remain unchanged.

Operation ACC.i  $\leftarrow$  [m].(i+1); (i = 0~6)

 $\begin{array}{c} ACC.7 \leftarrow C \\ C \leftarrow [m].0 \end{array}$ 

Affected flag(s) C





SBC A,[m] Subtract Data Memory from ACC with Carry

Description The contents of the specified Data Memory and the complement of the carry flag are sub-

tracted from the Accumulator. The result is stored in the Accumulator. Note that if the result of subtraction is negative, the C flag will be cleared to 0, otherwise if the result is positive or

zero, the C flag will be set to 1.

Operation  $ACC \leftarrow ACC - [m] - \overline{C}$ 

Affected flag(s) OV, Z, AC, C

SBCM A,[m] Subtract Data Memory from ACC with Carry and result in Data Memory

Description The contents of the specified Data Memory and the complement of the carry flag are sub-

tracted from the Accumulator. The result is stored in the Data Memory. Note that if the result of subtraction is negative, the C flag will be cleared to 0, otherwise if the result is

positive or zero, the C flag will be set to 1.

Operation  $[m] \leftarrow ACC - [m] - \overline{C}$ 

Affected flag(s) OV, Z, AC, C

SDZ [m] Skip if decrement Data Memory is 0

Description The contents of the specified Data Memory are first decremented by 1. If the result is 0 the

following instruction is skipped. As this requires the insertion of a dummy instruction while the next instruction is fetched, it is a two cycle instruction. If the result is not 0 the program

proceeds with the following instruction.

Operation  $[m] \leftarrow [m] - 1$ 

Skip if [m] = 0

Affected flag(s) None

SDZA [m] Skip if decrement Data Memory is zero with result in ACC

Description The contents of the specified Data Memory are first decremented by 1. If the result is 0, the

following instruction is skipped. The result is stored in the Accumulator but the specified Data Memory contents remain unchanged. As this requires the insertion of a dummy instruction while the next instruction is fetched, it is a two cycle instruction. If the result is not

0, the program proceeds with the following instruction.

Operation  $ACC \leftarrow [m] - 1$ 

Skip if ACC = 0

Affected flag(s) None

SET [m] Set Data Memory

Description Each bit of the specified Data Memory is set to 1.

 $\label{eq:continuous} \mbox{Operation} \qquad \mbox{ [m]} \leftarrow \mbox{FFH}$   $\mbox{Affected flag(s)} \qquad \mbox{None}$ 

SET [m].i Set bit of Data Memory

Description Bit i of the specified Data Memory is set to 1.

 $\label{eq:continuous} \begin{array}{ll} \text{Operation} & & [m].i \leftarrow 1 \\ \\ \text{Affected flag(s)} & & \text{None} \end{array}$ 





SIZ [m] Skip if increment Data Memory is 0

Description The contents of the specified Data Memory are first incremented by 1. If the result is 0, the

following instruction is skipped. As this requires the insertion of a dummy instruction while the next instruction is fetched, it is a two cycle instruction. If the result is not 0 the program

proceeds with the following instruction.

Operation  $[m] \leftarrow [m] + 1$ 

Skip if [m] = 0

Affected flag(s) None

SIZA [m] Skip if increment Data Memory is zero with result in ACC

Description The contents of the specified Data Memory are first incremented by 1. If the result is 0, the

following instruction is skipped. The result is stored in the Accumulator but the specified Data Memory contents remain unchanged. As this requires the insertion of a dummy instruction while the next instruction is fetched, it is a two cycle instruction. If the result is not

0 the program proceeds with the following instruction.

Operation  $ACC \leftarrow [m] + 1$ 

Skip if ACC = 0

Affected flag(s) None

SNZ [m].i Skip if bit i of Data Memory is not 0

Description If bit i of the specified Data Memory is not 0, the following instruction is skipped. As this re-

quires the insertion of a dummy instruction while the next instruction is fetched, it is a two cycle instruction. If the result is 0 the program proceeds with the following instruction.

Operation Skip if [m].i  $\neq$  0

Affected flag(s) None

SUB A,[m] Subtract Data Memory from ACC

Description The specified Data Memory is subtracted from the contents of the Accumulator. The result

is stored in the Accumulator. Note that if the result of subtraction is negative, the C flag will be cleared to 0, otherwise if the result is positive or zero, the C flag will be set to 1.

Operation  $ACC \leftarrow ACC - [m]$ Affected flag(s) OV, Z, AC, C

SUBM A,[m] Subtract Data Memory from ACC with result in Data Memory

Description The specified Data Memory is subtracted from the contents of the Accumulator. The result

is stored in the Data Memory. Note that if the result of subtraction is negative, the C flag will be cleared to 0, otherwise if the result is positive or zero, the C flag will be set to 1.

Operation  $[m] \leftarrow ACC - [m]$  Affected flag(s) OV, Z, AC, C

SUB A,x Subtract immediate data from ACC

Description The immediate data specified by the code is subtracted from the contents of the Accumu-

lator. The result is stored in the Accumulator. Note that if the result of subtraction is negative, the C flag will be cleared to 0, otherwise if the result is positive or zero, the C flag will

be set to 1.

 $\label{eq:acceleration} \mbox{ Operation } \mbox{ ACC} \leftarrow \mbox{ACC} - \mbox{x}$   $\mbox{ Affected flag(s) } \mbox{ OV, Z, AC, C}$ 



**SWAP [m]** Swap nibbles of Data Memory

Description The low-order and high-order nibbles of the specified Data Memory are interchanged.

Operation  $[m].3\sim[m].0 \leftrightarrow [m].7\sim[m].4$ 

Affected flag(s) None

SWAPA [m] Swap nibbles of Data Memory with result in ACC

Description The low-order and high-order nibbles of the specified Data Memory are interchanged. The

result is stored in the Accumulator. The contents of the Data Memory remain unchanged.

Operation  $ACC.3 \sim ACC.0 \leftarrow [m].7 \sim [m].4$ 

ACC.7 ~ ACC.4 ← [m].3 ~ [m].0

Affected flag(s) None

SZ [m] Skip if Data Memory is 0

Description If the contents of the specified Data Memory is 0, the following instruction is skipped. As

this requires the insertion of a dummy instruction while the next instruction is fetched, it is a two cycle instruction. If the result is not 0 the program proceeds with the following instruc-

tion.

Operation Skip if [m] = 0

Affected flag(s) None

SZA [m] Skip if Data Memory is 0 with data movement to ACC

Description The contents of the specified Data Memory are copied to the Accumulator. If the value is

zero, the following instruction is skipped. As this requires the insertion of a dummy instruction while the next instruction is fetched, it is a two cycle instruction. If the result is not 0 the

program proceeds with the following instruction.

Operation  $ACC \leftarrow [m]$ 

Skip if [m] = 0

Affected flag(s) None

SZ [m].i Skip if bit i of Data Memory is 0

Description If bit i of the specified Data Memory is 0, the following instruction is skipped. As this re-

quires the insertion of a dummy instruction while the next instruction is fetched, it is a two cycle instruction. If the result is not 0, the program proceeds with the following instruction.

Operation Skip if [m].i = 0

Affected flag(s) None

TABRDC [m] Read table (current page) to TBLH and Data Memory

Description The low byte of the program code (current page) addressed by the table pointer (TBLP) is

moved to the specified Data Memory and the high byte moved to TBLH.

Operation  $[m] \leftarrow program code (low byte)$ 

TBLH ← program code (high byte)

Affected flag(s) None

TABRDL [m] Read table (last page) to TBLH and Data Memory

Description The low byte of the program code (last page) addressed by the table pointer (TBLP) is

moved to the specified Data Memory and the high byte moved to TBLH.

Operation  $[m] \leftarrow program code (low byte)$ 

TBLH ← program code (high byte)

Affected flag(s) None





XOR A,[m] Logical XOR Data Memory to ACC

Description Data in the Accumulator and the specified Data Memory perform a bitwise logical XOR op-

eration. The result is stored in the Accumulator.

Operation  $ACC \leftarrow ACC "XOR" [m]$ 

Affected flag(s) Z

XORM A,[m] Logical XOR ACC to Data Memory

Description Data in the specified Data Memory and the Accumulator perform a bitwise logical XOR op-

eration. The result is stored in the Data Memory.

Operation  $[m] \leftarrow ACC "XOR" [m]$ 

Affected flag(s) Z

XOR A,x Logical XOR immediate data to ACC

Description Data in the Accumulator and the specified immediate data perform a bitwise logical XOR

operation. The result is stored in the Accumulator.

Operation  $ACC \leftarrow ACC "XOR" x$ 

Affected flag(s) Z



# **Package Information**

# 28-pin SOP (300mil) Outline Dimensions







### • MS-013

| Comple at | Dimensions in mil |      |      |  |
|-----------|-------------------|------|------|--|
| Symbol    | Min.              | Nom. | Max. |  |
| А         | 393               | _    | 419  |  |
| В         | 256               | _    | 300  |  |
| С         | 12                | _    | 20   |  |
| C'        | 697               | _    | 713  |  |
| D         | _                 | _    | 104  |  |
| E         | _                 | 50   | _    |  |
| F         | 4                 | _    | 12   |  |
| G         | 16                | _    | 50   |  |
| Н         | 8                 | _    | 13   |  |
| α         | 0°                | _    | 8°   |  |



# 28-pin SSOP (209mil) Outline Dimensions







### • MO-150

| Complete I | Dimensions in mm |      |       |  |  |
|------------|------------------|------|-------|--|--|
| Symbol     | Min.             | Nom. | Max.  |  |  |
| А          | 7.40             | _    | 8.20  |  |  |
| В          | 5.00             | _    | 5.60  |  |  |
| С          | 0.22             | _    | 0.33  |  |  |
| C'         | 9.90             | _    | 10.50 |  |  |
| D          | _                |      | 2.00  |  |  |
| Е          | _                | 0.65 | _     |  |  |
| F          | 0.05             | _    | _     |  |  |
| G          | 0.55             |      | 0.95  |  |  |
| Н          | 0.09             | _    | 0.21  |  |  |
| α          | 0°               | _    | 8°    |  |  |



# **Product Tape and Reel Specifications**

# Reel Dimensions



# SOP 28W (300mil)

| Symbol | Description           | Dimensions in mm |
|--------|-----------------------|------------------|
| А      | Reel Outer Diameter   | 330.0±1.0        |
| В      | Reel Inner Diameter   | 100.0±1.5        |
| С      | Spindle Hole Diameter | 13.0 +0.5/-0.2   |
| D      | Key Slit Width        | 2.0±0.5          |
| T1     | Space Between Flange  | 24.8 +0.3/-0.2   |
| T2     | Reel Thickness        | 30.2±0.2         |

# SSOP 28S (209mil)

| Symbol | Description           | Dimensions in mm |
|--------|-----------------------|------------------|
| Α      | Reel Outer Diameter   | 330.0±1.0        |
| В      | Reel Inner Diameter   | 100.0±1.5        |
| С      | Spindle Hole Diameter | 13.0 +0.5/-0.2   |
| D      | Key Slit Width        | 2.0±0.5          |
| T1     | Space Between Flange  | 28.4 +0.3/-0.2   |
| T2     | Reel Thickness        | 31.1 (max.)      |

Rev. 1.40 36 May 22, 2009



# **Carrier Tape Dimensions**



# SOP 28W (300mil)

| Symbol | Description                              | Dimensions in mm |
|--------|------------------------------------------|------------------|
| W      | Carrier Tape Width                       | 24.0±0.3         |
| Р      | Cavity Pitch                             | 12.0±0.1         |
| Е      | Perforation Position                     | 1.75±0.10        |
| F      | Cavity to Perforation (Width Direction)  | 11.5±0.1         |
| D      | Perforation Diameter                     | 1.5 +0.1/-0.0    |
| D1     | Cavity Hole Diameter                     | 1.50 +0.25/-0.00 |
| P0     | Perforation Pitch                        | 4.0±0.1          |
| P1     | Cavity to Perforation (Length Direction) | 2.0±0.1          |
| A0     | Cavity Length                            | 10.85±0.10       |
| В0     | Cavity Width                             | 18.34±0.10       |
| K0     | Cavity Depth                             | 2.97±0.10        |
| t      | Carrier Tape Thickness                   | 0.35±0.01        |
| С      | Cover Tape Width                         | 21.3±0.1         |

# SSOP 28S (209mil)

| Symbol | Description                              | Dimensions in mm |
|--------|------------------------------------------|------------------|
| W      | Carrier Tape Width                       | 24.0±0.3         |
| Р      | Cavity Pitch                             | 12.0±0.1         |
| E      | Perforation Position                     | 1.75±0.10        |
| F      | Cavity to Perforation (Width Direction)  | 11.5±0.1         |
| D      | Perforation Diameter                     | 1.5 +0.1/-0.0    |
| D1     | Cavity Hole Diameter                     | 1.50 +0.25/-0.00 |
| P0     | Perforation Pitch                        | 4.0±0.2          |
| P1     | Cavity to Perforation (Length Direction) | 2.0±0.1          |
| A0     | Cavity Length                            | 8.4±0.1          |
| В0     | Cavity Width                             | 10.65±0.10       |
| K0     | Cavity Depth                             | 2.4±0.1          |
| t      | Carrier Tape Thickness                   | 0.30±0.05        |
| С      | Cover Tape Width                         | 21.3±0.1         |

Rev. 1.40 37 May 22, 2009



#### Holtek Semiconductor Inc. (Headquarters)

No.3, Creation Rd. II, Science Park, Hsinchu, Taiwan

Tel: 886-3-563-1999 Fax: 886-3-563-1189 http://www.holtek.com.tw

#### Holtek Semiconductor Inc. (Taipei Sales Office)

4F-2, No. 3-2, YuanQu St., Nankang Software Park, Taipei 115, Taiwan

Tel: 886-2-2655-7070 Fax: 886-2-2655-7373

Fax: 886-2-2655-7383 (International sales hotline)

### Holtek Semiconductor Inc. (Shanghai Sales Office)

G Room, 3 Floor, No.1 Building, No.2016 Yi-Shan Road, Minhang District, Shanghai, China 201103

Tel: 86-21-5422-4590 Fax: 86-21-5422-4705 http://www.holtek.com.cn

### Holtek Semiconductor Inc. (Shenzhen Sales Office)

5F, Unit A, Productivity Building, No.5 Gaoxin M 2nd Road, Nanshan District, Shenzhen, China 518057

Tel: 86-755-8616-9908, 86-755-8616-9308

Fax: 86-755-8616-9722

### Holtek Semiconductor Inc. (Beijing Sales Office)

Suite 1721, Jinyu Tower, A129 West Xuan Wu Men Street, Xicheng District, Beijing, China 100031

Tel: 86-10-6641-0030, 86-10-6641-7751, 86-10-6641-7752

Fax: 86-10-6641-0125

### Holtek Semiconductor (USA), Inc. (North America Sales Office)

46729 Fremont Blvd., Fremont, CA 94538

Tel: 1-510-252-9880 Fax: 1-510-252-9885 http://www.holtek.com

### Copyright @ 2009 by HOLTEK SEMICONDUCTOR INC.

The information appearing in this Data Sheet is believed to be accurate at the time of publication. However, Holtek assumes no responsibility arising from the use of the specifications described. The applications mentioned herein are used solely for the purpose of illustration and Holtek makes no warranty or representation that such applications will be suitable without further modification, nor recommends the use of its products for application that may present a risk to human life due to malfunction or otherwise. Holtek's products are not authorized for use as critical components in life support devices or systems. Holtek reserves the right to alter its products without prior notification. For the most up-to-date information, please visit our web site at http://www.holtek.com.tw.